Newer
Older
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
2123
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
2134
2135
2136
2137
2138
2139
2140
2141
2142
2143
2144
2145
2146
2147
2148
2149
2150
2151
2152
2153
2154
2155
2156
2157
2158
2159
2160
2161
2162
2163
2164
2165
2166
2167
2168
2169
2170
2171
2172
2173
2174
2175
2176
2177
2178
2179
2180
2181
2182
2183
2184
2185
2186
2187
2188
2189
2190
2191
2192
2193
2194
2195
2196
2197
2198
2199
2200
2201
2202
2203
2204
2205
2206
2207
2208
2209
2210
2211
2212
2213
2214
2215
2216
2217
2218
2219
2220
2221
2222
2223
2224
2225
2226
2227
2228
2229
2230
2231
2232
2233
2234
2235
2236
2237
2238
2239
2240
2241
2242
2243
2244
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254
2255
2256
2257
2258
2259
2260
2261
2262
2263
2264
2265
2266
2267
2268
2269
2270
2271
2272
2273
2274
2275
2276
2277
2278
2279
2280
2281
2282
2283
2284
2285
2286
2287
2288
2289
2290
2291
2292
2293
2294
2295
2296
2297
2298
2299
2300
2301
2302
2303
2304
2305
2306
2307
2308
2309
2310
2311
2312
2313
2314
2315
2316
2317
2318
2319
2320
2321
2322
2323
2324
2325
2326
2327
2328
2329
2330
2331
2332
2333
2334
2335
2336
2337
2338
2339
2340
2341
2342
2343
2344
2345
2346
2347
2348
2349
2350
2351
2352
2353
2354
2355
2356
2357
2358
2359
2360
2361
2362
2363
2364
2365
2366
2367
2368
2369
2370
2371
2372
2373
2374
2375
2376
2377
2378
2379
2380
2381
2382
2383
2384
2385
2386
2387
2388
2389
2390
2391
2392
2393
2394
2395
2396
2397
2398
2399
2400
2401
2402
2403
2404
2405
2406
2407
2408
2409
2410
2411
2412
2413
2414
2415
2416
2417
2418
2419
2420
2421
2422
2423
2424
2425
2426
2427
2428
2429
2430
2431
2432
2433
2434
2435
2436
2437
2438
2439
2440
2441
2442
2443
2444
2445
2446
2447
2448
2449
2450
2451
2452
2453
2454
2455
2456
2457
2458
2459
2460
2461
2462
2463
2464
2465
2466
2467
2468
2469
2470
2471
2472
2473
2474
2475
2476
2477
2478
2479
2480
2481
2482
2483
2484
2485
2486
2487
2488
2489
2490
2491
2492
2493
2494
2495
2496
2497
2498
2499
2500
2501
2502
2503
2504
2505
2506
2507
2508
2509
2510
2511
2512
2513
2514
2515
2516
2517
2518
2519
2520
2521
2522
2523
2524
2525
2526
2527
2528
2529
2530
2531
2532
2533
2534
2535
2536
2537
2538
2539
2540
2541
2542
2543
2544
2545
2546
2547
2548
2549
2550
2551
2552
2553
2554
2555
2556
2557
2558
2559
2560
2561
2562
2563
2564
2565
2566
2567
2568
2569
2570
2571
2572
2573
2574
2575
2576
2577
2578
2579
2580
2581
2582
2583
2584
2585
2586
2587
2588
2589
2590
2591
2592
2593
2594
2595
2596
2597
2598
2599
2600
2601
2602
2603
2604
2605
2606
2607
2608
2609
2610
2611
2612
2613
2614
2615
2616
2617
2618
2619
2620
2621
2622
2623
2624
2625
2626
2627
2628
2629
2630
2631
2632
2633
2634
2635
2636
2637
2638
2639
2640
2641
2642
2643
2644
2645
2646
2647
2648
2649
2650
2651
2652
2653
2654
2655
2656
2657
2658
2659
2660
2661
2662
2663
2664
2665
2666
2667
2668
2669
2670
2671
2672
2673
2674
2675
2676
2677
2678
2679
2680
2681
2682
2683
2684
2685
2686
2687
2688
2689
2690
2691
2692
2693
2694
2695
2696
2697
2698
2699
2700
2701
2702
2703
2704
2705
2706
2707
2708
2709
2710
2711
2712
2713
2714
2715
2716
2717
2718
2719
2720
2721
2722
2723
2724
2725
2726
2727
2728
2729
2730
2731
2732
2733
2734
2735
2736
2737
2738
2739
2740
2741
2742
2743
2744
2745
2746
2747
2748
2749
2750
2751
2752
2753
2754
2755
2756
2757
2758
2759
2760
2761
2762
2763
2764
2765
2766
2767
2768
2769
2770
2771
2772
2773
2774
2775
2776
2777
2778
2779
2780
2781
2782
2783
2784
2785
2786
2787
2788
2789
2790
2791
2792
2793
2794
2795
2796
2797
2798
2799
2800
2801
2802
2803
2804
2805
2806
2807
2808
2809
2810
2811
2812
2813
2814
2815
2816
2817
2818
2819
2820
2821
2822
2823
2824
2825
2826
2827
2828
2829
2830
2831
2832
2833
2834
2835
2836
2837
2838
2839
2840
2841
2842
2843
2844
2845
2846
2847
2848
2849
2850
2851
2852
2853
2854
2855
2856
2857
2858
2859
2860
2861
2862
2863
2864
2865
2866
2867
2868
2869
2870
2871
2872
2873
2874
2875
2876
2877
2878
2879
2880
2881
2882
2883
2884
2885
2886
2887
2888
2889
2890
2891
2892
2893
2894
2895
2896
2897
2898
2899
2900
2901
2902
2903
2904
2905
2906
2907
2908
2909
2910
2911
2912
2913
2914
2915
2916
2917
2918
2919
2920
2921
2922
2923
2924
2925
2926
2927
2928
2929
2930
2931
2932
2933
2934
2935
2936
2937
2938
2939
2940
2941
2942
2943
2944
2945
2946
2947
2948
2949
2950
2951
2952
2953
2954
2955
2956
2957
2958
2959
2960
2961
2962
2963
2964
2965
2966
2967
2968
2969
2970
2971
2972
2973
2974
2975
2976
2977
2978
2979
2980
2981
2982
2983
2984
2985
2986
2987
2988
2989
2990
2991
2992
2993
2994
2995
2996
2997
2998
2999
3000
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="4"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="4"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="1"/>
</FIELD>
<FIELD NAME="IOC_IrqEn">
<PROPERTY NAME="DESCRIPTION" VALUE="Interrupt on Complete (IOC) Interrupt Enable. When set to 1, allows Interrupt On Complete events to generate an interrupt out for descriptors with the Complete bit set. 0 - IOC Interrupt disabled 1 - IOC Interrupt enabled
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="12"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="12"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="1"/>
</FIELD>
<FIELD NAME="Dly_IrqEn">
<PROPERTY NAME="DESCRIPTION" VALUE="Interrupt on Delay Timer Interrupt Enable. When set to 1, allows error events to generate an interrupt out. 0 - Delay Interrupt disabled 1 - Delay Interrupt enabled Note: Applicable only when Scatter Gather is enabled.
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="13"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="13"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="1"/>
</FIELD>
<FIELD NAME="Err_IrqEn">
<PROPERTY NAME="DESCRIPTION" VALUE="Interrupt on Error Interrupt Enable. When set to 1, allows error events to generate an interrupt out. 0 - Error Interrupt disabled 1 - Error Interrupt enabled
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="14"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="14"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="1"/>
</FIELD>
<FIELD NAME="IRQThreshold">
<PROPERTY NAME="DESCRIPTION" VALUE="Interrupt Threshold. This value is used for setting the interrupt threshold. When IOC interrupt events occur, an internal counter counts down from the Interrupt Threshold setting. When the count reaches zero, an interrupt out is generated by the DMA engine.
Note: The minimum setting for the threshold is 0x01. A write of 0x00 to this register has no effect.
Note: Applicable only when Scatter Gather is enabled.
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="16"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="16"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="8"/>
</FIELD>
<FIELD NAME="IRQDelay">
<PROPERTY NAME="DESCRIPTION" VALUE="Interrupt Delay Time Out. This value is used for setting the interrupt timeout value. The interrupt timeout mechanism causes the DMA engine to generate an interrupt after the delay time period has expired. Timer begins counting at the end of a packet and resets with receipt of a new packet or a timeout event occurs.
Note: Setting this value to zero disables the delay timer interrupt.
Note: Applicable only when Scatter Gather is enabled.
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="24"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="24"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="8"/>
</FIELD>
</FIELDS>
</REGISTER>
<REGISTER NAME="S2MM_DMASR">
<PROPERTY NAME="DESCRIPTION" VALUE="S2MM DMA Status Register"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="0x34"/>
<PROPERTY NAME="SIZE" VALUE="32"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="IS_ENABLED" VALUE="true"/>
<PROPERTY NAME="RESET_VALUE" VALUE="0x10000"/>
<FIELDS>
<FIELD NAME="Halted">
<PROPERTY NAME="DESCRIPTION" VALUE="DMA Channel Halted. Indicates the run/stop state of the DMA channel. 0 - DMA channel running. 1 - DMA channel halted. For Scatter/Gather Mode this bit gets set when DMACR.RS = 0 and DMA and SG operations have halted. For Direct Register Mode this bit gets set when DMACR.RS = 0 and DMA operations have halted. There can be a lag of time between when DMACR.RS = 0 and when DMASR.Halted = 1 
Note: When halted (RS= 0 and Halted = 1), writing to CURDESC_PTR or TAILDESC_PTR pointer registers has no effect on DMA operations when in Scatter Gather Mode. For Direct Register Mode, writing to the LENGTH register has no effect on DMA operations.
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="0"/>
<PROPERTY NAME="ACCESS" VALUE="read-only"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="0"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="1"/>
</FIELD>
<FIELD NAME="Idle">
<PROPERTY NAME="DESCRIPTION" VALUE="DMA Channel Idle. Indicates the state of AXI DMA operations.
For Scatter / Gather Mode when IDLE indicates the SG Engine has reached the tail pointer for the associated channel and all queued descriptors have been processed. Writing to the tail pointer register automatically restarts DMA operations.
For Direct Register Mode when IDLE indicates the current transfer has completed. 0 - Not Idle. 1 - Idle. Note: This bit is 0 when channel is halted (DMASR.Halted=1). This bit is also 0 prior to initial transfer when AXI DMA configured for Direct Register Mode.
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="1"/>
<PROPERTY NAME="ACCESS" VALUE="read-only"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="1"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="1"/>
</FIELD>
<FIELD NAME="SGIncld">
<PROPERTY NAME="DESCRIPTION" VALUE="Scatter Gather Engine Included. DMASR.SGIncld = 1 indicates the Scatter Gather engine is included and the AXI DMA is configured for Scatter Gather mode. DMASR.SGIncld = 0 indicates the Scatter Gather engine is excluded and the AXI DMA is configured for Direct Register Mode.
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="3"/>
<PROPERTY NAME="ACCESS" VALUE="read-only"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="3"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="1"/>
</FIELD>
<FIELD NAME="DMAIntErr">
<PROPERTY NAME="DESCRIPTION" VALUE="DMA Internal Error. This error occurs if the buffer length specified in the fetched descriptor is set to 0. Also, when in Scatter Gather Mode and using the status app length field, this error occurs when the Status AXI4-Stream packet RxLength field does not match the S2MM packet being received by the S_AXIS_S2MM interface. When Scatter Gather is disabled, this error is flagged if any error occurs during Memory write or if the incoming packet is bigger than what is specified in the DMA length register.
This error condition causes the AXI DMA to halt gracefully. The DMACR.RS bit is set to 0, and when the engine has completely shut down, the DMASR.Halted bit is set to 1. 0 - No DMA Internal Errors 1 - DMA Internal Error detected.
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="4"/>
<PROPERTY NAME="ACCESS" VALUE="read-only"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="4"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="1"/>
</FIELD>
<FIELD NAME="DMASlvErr">
<PROPERTY NAME="DESCRIPTION" VALUE="DMA Slave Error. This error occurs if the slave read from the Memory Map interface issues a Slave Error. This error condition causes the AXI DMA to halt gracefully. The DMACR.RS bit is set to 0, and when the engine has completely shut down, the DMASR.Halted bit is set to 1. 0 - No DMA Slave Errors. 1 - DMA Slave Error detected.
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="5"/>
<PROPERTY NAME="ACCESS" VALUE="read-only"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="5"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="1"/>
</FIELD>
<FIELD NAME="DMADecErr">
<PROPERTY NAME="DESCRIPTION" VALUE="DMA Decode Error. This error occurs if the address request points to an invalid address. This error condition causes the AXI DMA to halt gracefully. The DMACR.RS bit is set to 0, and when the engine has completely shut down, the DMASR.Halted bit is set to 1. 0 - No DMA Decode Errors. 1 - DMA Decode Error detected.
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="6"/>
<PROPERTY NAME="ACCESS" VALUE="read-only"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="6"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="1"/>
</FIELD>
<FIELD NAME="SGIntErr">
<PROPERTY NAME="DESCRIPTION" VALUE="Scatter Gather Internal Error. This error occurs if a descriptor with the “Complete bit” already set is fetched. This indicates to the SG Engine that the descriptor is a tail descriptor. This error condition causes the AXI DMA to halt gracefully. The DMACR.RS bit is set to 0, and when the engine has completely shut down, the DMASR.Halted bit is set to 1. 0 - No SG Internal Errors. 1 - SG Internal Error detected. Note: Applicable only when Scatter Gather is enabled. 
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="8"/>
<PROPERTY NAME="ACCESS" VALUE="read-only"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="8"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="1"/>
</FIELD>
<FIELD NAME="SGSlvErr">
<PROPERTY NAME="DESCRIPTION" VALUE="Scatter Gather Slave Error. This error occurs if the slave read from on the Memory Map interface issues a Slave error. This error condition causes the AXI DMA to halt gracefully. The DMACR.RS bit is set to 0, and when the engine has completely shut down, the DMASR.Halted bit is set to 1. 0 - No SG Slave Errors. 1 - SG Slave Error detected. DMA Engine halts. Note: Applicable only when Scatter Gather is enabled. 
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="9"/>
<PROPERTY NAME="ACCESS" VALUE="read-only"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="9"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="1"/>
</FIELD>
<FIELD NAME="SGDecErr">
<PROPERTY NAME="DESCRIPTION" VALUE="Scatter Gather Decode Error. This error occurs if CURDESC_PTR and/or NXTDESC_PTR points to an invalid address. This error condition causes the AXI DMA to halt gracefully. The DMACR.RS bit is set to 0, and when the engine has completely shut down, the DMASR.Halted bit is set to 1. 0 - No SG Decode Errors. 1 - SG Decode Error detected. DMA Engine halts. Note: Applicable only when Scatter Gather is enabled. 
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="10"/>
<PROPERTY NAME="ACCESS" VALUE="read-only"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="10"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="1"/>
</FIELD>
<FIELD NAME="IOC_Irq">
<PROPERTY NAME="DESCRIPTION" VALUE="Interrupt on Complete. When set to 1 for Scatter/Gather Mode, indicates an interrupt event was generated on completion of a descriptor. This occurs for descriptors with the End of Frame (EOF) bit set. When set to 1 for Direct Register Mode, indicates an interrupt event was generated on completion of a transfer. If the corresponding bit in S2MM_DMACR is enabled (IOC_IrqEn = 1) and if the interrupt threshold has been met, causes an interrupt out to be generated from the AXI DMA. 0 - No IOC Interrupt. 1 - IOC Interrupt detected. Writing a 1 to this bit will clear it.
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="12"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE="oneToClear"/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="12"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="1"/>
</FIELD>
<FIELD NAME="Dly_Irq">
<PROPERTY NAME="DESCRIPTION" VALUE="Interrupt on Delay. When set to 1, indicates an interrupt event was generated on delay timer time out. If the corresponding bit is enabled in the S2MM_DMACR (Dly_IrqEn = 1), an interrupt out is generated from the AXI DMA. 0 - No Delay Interrupt. 1 - Delay Interrupt detected.1 = IOC Interrupt detected. Writing a 1 to this bit will clear it. Note: Applicable only when Scatter Gather is enabled. 
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="13"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE="oneToClear"/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="13"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="1"/>
</FIELD>
<FIELD NAME="Err_Irq">
<PROPERTY NAME="DESCRIPTION" VALUE="Interrupt on Error. When set to 1, indicates an interrupt event was generated on error. If the corresponding bit is enabled in the S2MM_DMACR (Err_IrqEn = 1), an interrupt out is generated from the AXI DMA.
Writing a 1 to this bit will clear it. 0 - No error Interrupt. 1 - Error interrupt detected.
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="14"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE="oneToClear"/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="14"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="1"/>
</FIELD>
<FIELD NAME="IRQThresholdSts">
<PROPERTY NAME="DESCRIPTION" VALUE="Interrupt Threshold Status. Indicates current interrupt threshold value.
Note: Applicable only when Scatter Gather is enabled.
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="16"/>
<PROPERTY NAME="ACCESS" VALUE="read-only"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="16"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="8"/>
</FIELD>
<FIELD NAME="IRQDelaySts">
<PROPERTY NAME="DESCRIPTION" VALUE="Interrupt Delay Time Status. Indicates current interrupt delay time value.
Note: Applicable only when Scatter Gather is enabled.
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="24"/>
<PROPERTY NAME="ACCESS" VALUE="read-only"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="24"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="8"/>
</FIELD>
</FIELDS>
</REGISTER>
<REGISTER NAME="S2MM_CURDESC">
<PROPERTY NAME="DESCRIPTION" VALUE="S2MM DMA Current Descriptor Pointer Register"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="0x38"/>
<PROPERTY NAME="SIZE" VALUE="32"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="IS_ENABLED" VALUE="false"/>
<PROPERTY NAME="RESET_VALUE" VALUE="0x0"/>
<FIELDS>
<FIELD NAME="Current_Descriptor_Pointer">
<PROPERTY NAME="DESCRIPTION" VALUE="Indicates the pointer of the current descriptor being worked on. This register must contain a pointer to a valid descriptor prior to writing the TAILDESC_PTR register. Otherwise, undefined results occur. When DMACR.RS is 1, CURDESC_PTR becomes Read Only (RO) and is used to fetch the first descriptor.
When the DMA Engine is running (DMACR.RS=1), CURDESC_PTR registers are updated by AXI DMA to indicate the current descriptor being worked on.
On error detection, CURDESC_PTR is updated to reflect the descriptor associated with the detected error.
Note: The register can only be written to by the CPU when the DMA Engine is Halted (DMACR.RS=0 and DMASR.Halted =1). At all other times, this register is Read Only (RO). 
Buffer Descriptors must be 16 word aligned, that is, 0x00, 0x40, 0x80 and so forth. Any other alignment has undefined results.
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="6"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="6"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="26"/>
</FIELD>
</FIELDS>
</REGISTER>
<REGISTER NAME="S2MM_CURDESC_MSB">
<PROPERTY NAME="DESCRIPTION" VALUE="S2MM DMA Current Descriptor Pointer Register"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="0x3C"/>
<PROPERTY NAME="SIZE" VALUE="32"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="IS_ENABLED" VALUE="false"/>
<PROPERTY NAME="RESET_VALUE" VALUE="0x0"/>
<FIELDS>
<FIELD NAME="Current_Descriptor_Pointer">
<PROPERTY NAME="DESCRIPTION" VALUE="Indicates the pointer of the current descriptor being worked on. This register must contain a pointer to a valid descriptor prior to writing the TAILDESC_PTR register. Otherwise, undefined results occur. When DMACR.RS is 1, CURDESC_PTR becomes Read Only (RO) and is used to fetch the first descriptor.
When the DMA Engine is running (DMACR.RS=1), CURDESC_PTR registers are updated by AXI DMA to indicate the current descriptor being worked on.
On error detection, CURDESC_PTR is updated to reflect the descriptor associated with the detected error.
Note: The register can only be written to by the CPU when the DMA Engine is Halted (DMACR.RS=0 and DMASR.Halted =1). At all other times, this register is Read Only (RO). Descriptors must be 16 word aligned, that is, 0x00, 0x40, 0x80 and others. Any other alignment has undefined results.
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="0"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="0"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="32"/>
</FIELD>
</FIELDS>
</REGISTER>
<REGISTER NAME="S2MM_TAILDESC">
<PROPERTY NAME="DESCRIPTION" VALUE="S2MM DMA Tail Descriptor Pointer Register"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="0x40"/>
<PROPERTY NAME="SIZE" VALUE="32"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="IS_ENABLED" VALUE="false"/>
<PROPERTY NAME="RESET_VALUE" VALUE="0x0"/>
<FIELDS>
<FIELD NAME="Tail_Descriptor_Pointer">
<PROPERTY NAME="DESCRIPTION" VALUE="Indicates the pause pointer in a descriptor chain. The AXI DMA SG Engine pauses descriptor fetching after completing operations on the descriptor whose current descriptor pointer matches the tail descriptor pointer.
When AXI DMA Channel is not halted (DMASR.Halted = 0), a write by the CPU to the TAILDESC_PTR register causes the AXI DMA SG Engine to start fetching descriptors or restart if it was idle (DMASR.Idle = 1). If it was not idle, writing TAILDESC_PTR has no effect except to reposition the pause point.
If the AXI DMA Channel DMACR.RS bit is set to 0 (DMASR.Halted = 1 and DMACR.RS = 0), a write by the CPU to the TAILDESC_PTR register has no effect except to reposition the pause point.
Note: The software must not move the tail pointer to a location that has not been updated. The software processes and reallocates all completed descriptors (Cmplted = 1), clears the completed bits and then moves the tail pointer. The software must move the pointer to the last descriptor it updated. 
Descriptors must be 16-word aligned, that is, 0x00, 0x40, 0x80, and so forth. Any other alignment has undefined results. 
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="6"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="6"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="26"/>
</FIELD>
</FIELDS>
</REGISTER>
<REGISTER NAME="S2MM_TAILDESC_MSB">
<PROPERTY NAME="DESCRIPTION" VALUE="S2MM DMA Tail Descriptor Pointer Register"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="0x44"/>
<PROPERTY NAME="SIZE" VALUE="32"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="IS_ENABLED" VALUE="false"/>
<PROPERTY NAME="RESET_VALUE" VALUE="0x0"/>
<FIELDS>
<FIELD NAME="Tail_Descriptor_Pointer">
<PROPERTY NAME="DESCRIPTION" VALUE="Indicates the pause pointer in a descriptor chain. The AXI DMA SG Engine pauses descriptor fetching after completing operations on the descriptor whose current descriptor pointer matches the tail descriptor pointer.
When AXI DMA Channel is not halted (DMASR.Halted = 0), a write by the CPU to the TAILDESC_PTR register causes the AXI DMA SG Engine to start fetching descriptors or restart if it was idle (DMASR.Idle = 1). If it was not idle, writing TAILDESC_PTR has no effect except to reposition the pause point.
If the AXI DMA Channel is halted (DMASR.Halted = 1 and DMACR.RS = 0), a write by the CPU to the TAILDESC_PTR register has no effect except to reposition the pause point.
Note: The software must not move the tail pointer to a location that has not been updated. The software processes and reallocates all completed descriptors (Cmplted = 1), clears the completed bits and then moves the tail pointer. The software must move the pointer to the last descriptor it updated. Descriptors must be 16-word aligned, that is, 0x00, 0x40, 0x80, and so forth. Any other alignment has undefined results. 
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="0"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="0"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="32"/>
</FIELD>
</FIELDS>
</REGISTER>
<REGISTER NAME="S2MM_DA">
<PROPERTY NAME="DESCRIPTION" VALUE="S2MM DMA Destination Address Register"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="0x48"/>
<PROPERTY NAME="SIZE" VALUE="32"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="IS_ENABLED" VALUE="true"/>
<PROPERTY NAME="RESET_VALUE" VALUE="0x0"/>
<FIELDS>
<FIELD NAME="Destination_Address">
<PROPERTY NAME="DESCRIPTION" VALUE="Indicates the destination address the AXI DMA writes to transfer data from AXI4-Stream on S2MM Channel.
Note: If Data Realignment Engine is included, the Destination Address can be at any byte offset. If Data Realignment Engine is not included, the Destination Address must be S2MM Memory Map data width aligned.
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="0"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="0"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="32"/>
</FIELD>
</FIELDS>
</REGISTER>
<REGISTER NAME="S2MM_DA_MSB">
<PROPERTY NAME="DESCRIPTION" VALUE="S2MM Destination Address Register"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="0x4C"/>
<PROPERTY NAME="SIZE" VALUE="32"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="IS_ENABLED" VALUE="true"/>
<PROPERTY NAME="RESET_VALUE" VALUE="0x0"/>
<FIELDS>
<FIELD NAME="Destination_Address">
<PROPERTY NAME="DESCRIPTION" VALUE="Indicates the MSB 32 bits of the Destination address AXI DMA writes to transfer data from AXI4-Stream on the S2MM Channel.
Note: If Data Realignment Engine is included, the Destination Address can be at any byte offset. If Data Realignment Engine is not included, the Dstination Address must be S2MM Memory Map data width aligned.
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="0"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="0"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="32"/>
</FIELD>
</FIELDS>
</REGISTER>
<REGISTER NAME="S2MM_LENGTH">
<PROPERTY NAME="DESCRIPTION" VALUE="S2MM DMA Transfer Length Register"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="0x58"/>
<PROPERTY NAME="SIZE" VALUE="32"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="IS_ENABLED" VALUE="true"/>
<PROPERTY NAME="RESET_VALUE" VALUE="0x0"/>
<FIELDS>
<FIELD NAME="Length">
<PROPERTY NAME="DESCRIPTION" VALUE="Indicates the length in bytes of the S2MM buffer available to write receive data from the S2MM channel. Writing a non-zero value to this register enables S2MM channel to receive packet data.
At the completion of the S2MM transfer, the number of actual bytes written on the S2MM AXI4 interface is updated to the S2MM_LENGTH register.
Note: This value must be greater than or equal to the largest expected packet to be received on S2MM AXI4-Stream. Values smaller than the received packet result in undefined behavior. 
"/>
<PROPERTY NAME="ADDRESS_OFFSET" VALUE="0"/>
<PROPERTY NAME="ACCESS" VALUE="read-write"/>
<PROPERTY NAME="MODIFIED_READ_VALUES" VALUE=""/>
<PROPERTY NAME="WRITE_CONSTRAINT" VALUE="0"/>
<PROPERTY NAME="READ_ACTION" VALUE=""/>
<PROPERTY NAME="BIT_OFFSET" VALUE="0"/>
<PROPERTY NAME="BIT_WIDTH" VALUE="26"/>
</FIELD>
</FIELDS>
</REGISTER>
</REGISTERS>
</ADDRESSBLOCK>
</ADDRESSBLOCKS>
<PARAMETERS>
<PARAMETER NAME="C_S_AXI_LITE_ADDR_WIDTH" VALUE="10"/>
<PARAMETER NAME="C_S_AXI_LITE_DATA_WIDTH" VALUE="32"/>
<PARAMETER NAME="C_DLYTMR_RESOLUTION" VALUE="125"/>
<PARAMETER NAME="C_PRMRY_IS_ACLK_ASYNC" VALUE="0"/>
<PARAMETER NAME="C_ENABLE_MULTI_CHANNEL" VALUE="0"/>
<PARAMETER NAME="C_NUM_MM2S_CHANNELS" VALUE="1"/>
<PARAMETER NAME="C_NUM_S2MM_CHANNELS" VALUE="1"/>
<PARAMETER NAME="C_INCLUDE_SG" VALUE="0"/>
<PARAMETER NAME="C_SG_INCLUDE_STSCNTRL_STRM" VALUE="0"/>
<PARAMETER NAME="C_SG_USE_STSAPP_LENGTH" VALUE="0"/>
<PARAMETER NAME="C_SG_LENGTH_WIDTH" VALUE="26"/>
<PARAMETER NAME="C_M_AXI_SG_ADDR_WIDTH" VALUE="32"/>
<PARAMETER NAME="C_M_AXI_SG_DATA_WIDTH" VALUE="32"/>
<PARAMETER NAME="C_M_AXIS_MM2S_CNTRL_TDATA_WIDTH" VALUE="32"/>
<PARAMETER NAME="C_S_AXIS_S2MM_STS_TDATA_WIDTH" VALUE="32"/>
<PARAMETER NAME="C_MICRO_DMA" VALUE="0"/>
<PARAMETER NAME="C_INCLUDE_MM2S" VALUE="1"/>
<PARAMETER NAME="C_INCLUDE_MM2S_SF" VALUE="1"/>
<PARAMETER NAME="C_MM2S_BURST_SIZE" VALUE="16"/>
<PARAMETER NAME="C_M_AXI_MM2S_ADDR_WIDTH" VALUE="32"/>
<PARAMETER NAME="C_M_AXI_MM2S_DATA_WIDTH" VALUE="32"/>
<PARAMETER NAME="C_M_AXIS_MM2S_TDATA_WIDTH" VALUE="32"/>
<PARAMETER NAME="C_INCLUDE_MM2S_DRE" VALUE="0"/>
<PARAMETER NAME="C_INCLUDE_S2MM" VALUE="1"/>
<PARAMETER NAME="C_INCLUDE_S2MM_SF" VALUE="1"/>
<PARAMETER NAME="C_S2MM_BURST_SIZE" VALUE="16"/>
<PARAMETER NAME="C_M_AXI_S2MM_ADDR_WIDTH" VALUE="32"/>
<PARAMETER NAME="C_M_AXI_S2MM_DATA_WIDTH" VALUE="32"/>
<PARAMETER NAME="C_S_AXIS_S2MM_TDATA_WIDTH" VALUE="32"/>
<PARAMETER NAME="C_INCLUDE_S2MM_DRE" VALUE="0"/>
<PARAMETER NAME="C_INCREASE_THROUGHPUT" VALUE="0"/>
<PARAMETER NAME="C_FAMILY" VALUE="zynq"/>
<PARAMETER NAME="Component_Name" VALUE="stegnography_axi_dma_1_0"/>
<PARAMETER NAME="c_include_sg" VALUE="0"/>
<PARAMETER NAME="c_enable_multi_channel" VALUE="0"/>
<PARAMETER NAME="c_num_mm2s_channels" VALUE="1"/>
<PARAMETER NAME="c_num_s2mm_channels" VALUE="1"/>
<PARAMETER NAME="c_sg_length_width" VALUE="26"/>
<PARAMETER NAME="c_dlytmr_resolution" VALUE="125"/>
<PARAMETER NAME="c_prmry_is_aclk_async" VALUE="0"/>
<PARAMETER NAME="c_sg_include_stscntrl_strm" VALUE="0"/>
<PARAMETER NAME="c_micro_dma" VALUE="0"/>
<PARAMETER NAME="c_include_mm2s" VALUE="1"/>
<PARAMETER NAME="c_m_axi_mm2s_data_width" VALUE="32"/>
<PARAMETER NAME="c_m_axis_mm2s_tdata_width" VALUE="32"/>
<PARAMETER NAME="c_include_mm2s_dre" VALUE="0"/>
<PARAMETER NAME="c_include_mm2s_sf" VALUE="1"/>
<PARAMETER NAME="c_mm2s_burst_size" VALUE="16"/>
<PARAMETER NAME="c_include_s2mm" VALUE="1"/>
<PARAMETER NAME="c_sg_use_stsapp_length" VALUE="0"/>
<PARAMETER NAME="c_m_axi_s2mm_data_width" VALUE="32"/>
<PARAMETER NAME="c_s_axis_s2mm_tdata_width" VALUE="32"/>
<PARAMETER NAME="c_include_s2mm_dre" VALUE="0"/>
<PARAMETER NAME="c_include_s2mm_sf" VALUE="1"/>
<PARAMETER NAME="c_s2mm_burst_size" VALUE="16"/>
<PARAMETER NAME="c_addr_width" VALUE="32"/>
<PARAMETER NAME="c_single_interface" VALUE="0"/>
<PARAMETER NAME="c_increase_throughput" VALUE="0"/>
<PARAMETER NAME="EDK_IPTYPE" VALUE="PERIPHERAL"/>
<PARAMETER NAME="C_BASEADDR" VALUE="0x41E10000"/>
<PARAMETER NAME="C_HIGHADDR" VALUE="0x41E1FFFF"/>
</PARAMETERS>
<PORTS>
<PORT CLKFREQUENCY="150000000" DIR="I" NAME="s_axi_lite_aclk" SIGIS="clk" SIGNAME="ps_FCLK_CLK0">
<CONNECTIONS>
<CONNECTION INSTANCE="ps" PORT="FCLK_CLK0"/>
</CONNECTIONS>
</PORT>
<PORT CLKFREQUENCY="150000000" DIR="I" NAME="m_axi_mm2s_aclk" SIGIS="clk" SIGNAME="ps_FCLK_CLK0">
<CONNECTIONS>
<CONNECTION INSTANCE="ps" PORT="FCLK_CLK0"/>
</CONNECTIONS>
</PORT>
<PORT CLKFREQUENCY="150000000" DIR="I" NAME="m_axi_s2mm_aclk" SIGIS="clk" SIGNAME="ps_FCLK_CLK0">
<CONNECTIONS>
<CONNECTION INSTANCE="ps" PORT="FCLK_CLK0"/>
</CONNECTIONS>
</PORT>
<PORT DIR="I" NAME="axi_resetn" POLARITY="ACTIVE_LOW" SIGIS="rst" SIGNAME="rst_ps_150M_peripheral_aresetn">
<CONNECTIONS>
<CONNECTION INSTANCE="rst_ps_150M" PORT="peripheral_aresetn"/>
</CONNECTIONS>
</PORT>
<PORT DIR="I" NAME="s_axi_lite_awvalid" SIGIS="undef" SIGNAME="axi_dma_1_s_axi_lite_awvalid">
<CONNECTIONS>
<CONNECTION INSTANCE="ps_axi_periph" PORT="M01_AXI_awvalid"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" NAME="s_axi_lite_awready" SIGIS="undef" SIGNAME="axi_dma_1_s_axi_lite_awready">
<CONNECTIONS>
<CONNECTION INSTANCE="ps_axi_periph" PORT="M01_AXI_awready"/>
</CONNECTIONS>
</PORT>
<PORT DIR="I" LEFT="9" NAME="s_axi_lite_awaddr" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_s_axi_lite_awaddr">
<CONNECTIONS>
<CONNECTION INSTANCE="ps_axi_periph" PORT="M01_AXI_awaddr"/>
</CONNECTIONS>
</PORT>
<PORT DIR="I" NAME="s_axi_lite_wvalid" SIGIS="undef" SIGNAME="axi_dma_1_s_axi_lite_wvalid">
<CONNECTIONS>
<CONNECTION INSTANCE="ps_axi_periph" PORT="M01_AXI_wvalid"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" NAME="s_axi_lite_wready" SIGIS="undef" SIGNAME="axi_dma_1_s_axi_lite_wready">
<CONNECTIONS>
<CONNECTION INSTANCE="ps_axi_periph" PORT="M01_AXI_wready"/>
</CONNECTIONS>
</PORT>
<PORT DIR="I" LEFT="31" NAME="s_axi_lite_wdata" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_s_axi_lite_wdata">
<CONNECTIONS>
<CONNECTION INSTANCE="ps_axi_periph" PORT="M01_AXI_wdata"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" LEFT="1" NAME="s_axi_lite_bresp" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_s_axi_lite_bresp">
<CONNECTIONS>
<CONNECTION INSTANCE="ps_axi_periph" PORT="M01_AXI_bresp"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" NAME="s_axi_lite_bvalid" SIGIS="undef" SIGNAME="axi_dma_1_s_axi_lite_bvalid">
<CONNECTIONS>
<CONNECTION INSTANCE="ps_axi_periph" PORT="M01_AXI_bvalid"/>
</CONNECTIONS>
</PORT>
<PORT DIR="I" NAME="s_axi_lite_bready" SIGIS="undef" SIGNAME="axi_dma_1_s_axi_lite_bready">
<CONNECTIONS>
<CONNECTION INSTANCE="ps_axi_periph" PORT="M01_AXI_bready"/>
</CONNECTIONS>
</PORT>
<PORT DIR="I" NAME="s_axi_lite_arvalid" SIGIS="undef" SIGNAME="axi_dma_1_s_axi_lite_arvalid">
<CONNECTIONS>
<CONNECTION INSTANCE="ps_axi_periph" PORT="M01_AXI_arvalid"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" NAME="s_axi_lite_arready" SIGIS="undef" SIGNAME="axi_dma_1_s_axi_lite_arready">
<CONNECTIONS>
<CONNECTION INSTANCE="ps_axi_periph" PORT="M01_AXI_arready"/>
</CONNECTIONS>
</PORT>
<PORT DIR="I" LEFT="9" NAME="s_axi_lite_araddr" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_s_axi_lite_araddr">
<CONNECTIONS>
<CONNECTION INSTANCE="ps_axi_periph" PORT="M01_AXI_araddr"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" NAME="s_axi_lite_rvalid" SIGIS="undef" SIGNAME="axi_dma_1_s_axi_lite_rvalid">
<CONNECTIONS>
<CONNECTION INSTANCE="ps_axi_periph" PORT="M01_AXI_rvalid"/>
</CONNECTIONS>
</PORT>
<PORT DIR="I" NAME="s_axi_lite_rready" SIGIS="undef" SIGNAME="axi_dma_1_s_axi_lite_rready">
<CONNECTIONS>
<CONNECTION INSTANCE="ps_axi_periph" PORT="M01_AXI_rready"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" LEFT="31" NAME="s_axi_lite_rdata" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_s_axi_lite_rdata">
<CONNECTIONS>
<CONNECTION INSTANCE="ps_axi_periph" PORT="M01_AXI_rdata"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" LEFT="1" NAME="s_axi_lite_rresp" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_s_axi_lite_rresp">
<CONNECTIONS>
<CONNECTION INSTANCE="ps_axi_periph" PORT="M01_AXI_rresp"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" LEFT="31" NAME="m_axi_mm2s_araddr" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_mm2s_araddr">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S03_AXI_araddr"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" LEFT="7" NAME="m_axi_mm2s_arlen" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_mm2s_arlen">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S03_AXI_arlen"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" LEFT="2" NAME="m_axi_mm2s_arsize" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_mm2s_arsize">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S03_AXI_arsize"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" LEFT="1" NAME="m_axi_mm2s_arburst" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_mm2s_arburst">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S03_AXI_arburst"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" LEFT="2" NAME="m_axi_mm2s_arprot" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_mm2s_arprot">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S03_AXI_arprot"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" LEFT="3" NAME="m_axi_mm2s_arcache" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_mm2s_arcache">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S03_AXI_arcache"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" NAME="m_axi_mm2s_arvalid" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_mm2s_arvalid">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S03_AXI_arvalid"/>
</CONNECTIONS>
</PORT>
<PORT DIR="I" NAME="m_axi_mm2s_arready" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_mm2s_arready">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S03_AXI_arready"/>
</CONNECTIONS>
</PORT>
<PORT DIR="I" LEFT="31" NAME="m_axi_mm2s_rdata" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_mm2s_rdata">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S03_AXI_rdata"/>
</CONNECTIONS>
</PORT>
<PORT DIR="I" LEFT="1" NAME="m_axi_mm2s_rresp" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_mm2s_rresp">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S03_AXI_rresp"/>
</CONNECTIONS>
</PORT>
<PORT DIR="I" NAME="m_axi_mm2s_rlast" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_mm2s_rlast">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S03_AXI_rlast"/>
</CONNECTIONS>
</PORT>
<PORT DIR="I" NAME="m_axi_mm2s_rvalid" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_mm2s_rvalid">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S03_AXI_rvalid"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" NAME="m_axi_mm2s_rready" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_mm2s_rready">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S03_AXI_rready"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" NAME="mm2s_prmry_reset_out_n" POLARITY="ACTIVE_LOW" SIGIS="rst"/>
<PORT DIR="O" LEFT="31" NAME="m_axis_mm2s_tdata" RIGHT="0" SIGIS="undef"/>
<PORT DIR="O" LEFT="3" NAME="m_axis_mm2s_tkeep" RIGHT="0" SIGIS="undef"/>
<PORT DIR="O" NAME="m_axis_mm2s_tvalid" SIGIS="undef"/>
<PORT DIR="I" NAME="m_axis_mm2s_tready" SIGIS="undef"/>
<PORT DIR="O" NAME="m_axis_mm2s_tlast" SIGIS="undef"/>
<PORT DIR="O" LEFT="31" NAME="m_axi_s2mm_awaddr" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_s2mm_awaddr">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S00_AXI_awaddr"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" LEFT="7" NAME="m_axi_s2mm_awlen" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_s2mm_awlen">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S00_AXI_awlen"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" LEFT="2" NAME="m_axi_s2mm_awsize" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_s2mm_awsize">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S00_AXI_awsize"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" LEFT="1" NAME="m_axi_s2mm_awburst" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_s2mm_awburst">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S00_AXI_awburst"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" LEFT="2" NAME="m_axi_s2mm_awprot" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_s2mm_awprot">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S00_AXI_awprot"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" LEFT="3" NAME="m_axi_s2mm_awcache" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_s2mm_awcache">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S00_AXI_awcache"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" NAME="m_axi_s2mm_awvalid" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_s2mm_awvalid">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S00_AXI_awvalid"/>
</CONNECTIONS>
</PORT>
<PORT DIR="I" NAME="m_axi_s2mm_awready" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_s2mm_awready">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S00_AXI_awready"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" LEFT="31" NAME="m_axi_s2mm_wdata" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_s2mm_wdata">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S00_AXI_wdata"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" LEFT="3" NAME="m_axi_s2mm_wstrb" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_s2mm_wstrb">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S00_AXI_wstrb"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" NAME="m_axi_s2mm_wlast" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_s2mm_wlast">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S00_AXI_wlast"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" NAME="m_axi_s2mm_wvalid" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_s2mm_wvalid">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S00_AXI_wvalid"/>
</CONNECTIONS>
</PORT>
<PORT DIR="I" NAME="m_axi_s2mm_wready" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_s2mm_wready">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S00_AXI_wready"/>
</CONNECTIONS>
</PORT>
<PORT DIR="I" LEFT="1" NAME="m_axi_s2mm_bresp" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_s2mm_bresp">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S00_AXI_bresp"/>
</CONNECTIONS>
</PORT>
<PORT DIR="I" NAME="m_axi_s2mm_bvalid" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_s2mm_bvalid">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S00_AXI_bvalid"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" NAME="m_axi_s2mm_bready" SIGIS="undef" SIGNAME="axi_dma_1_m_axi_s2mm_bready">
<CONNECTIONS>
<CONNECTION INSTANCE="axi_interconnect_0" PORT="S00_AXI_bready"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" NAME="s2mm_prmry_reset_out_n" POLARITY="ACTIVE_LOW" SIGIS="rst"/>
<PORT DIR="I" LEFT="31" NAME="s_axis_s2mm_tdata" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_s_axis_s2mm_tdata">
<CONNECTIONS>
<CONNECTION INSTANCE="pixel" PORT="dout_TDATA"/>
</CONNECTIONS>
</PORT>
<PORT DIR="I" LEFT="3" NAME="s_axis_s2mm_tkeep" RIGHT="0" SIGIS="undef" SIGNAME="axi_dma_1_s_axis_s2mm_tkeep">
<CONNECTIONS>
<CONNECTION INSTANCE="pixel" PORT="dout_TKEEP"/>
</CONNECTIONS>
</PORT>
<PORT DIR="I" NAME="s_axis_s2mm_tvalid" SIGIS="undef" SIGNAME="axi_dma_1_s_axis_s2mm_tvalid">
<CONNECTIONS>
<CONNECTION INSTANCE="pixel" PORT="dout_TVALID"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" NAME="s_axis_s2mm_tready" SIGIS="undef" SIGNAME="axi_dma_1_s_axis_s2mm_tready">
<CONNECTIONS>
<CONNECTION INSTANCE="pixel" PORT="dout_TREADY"/>
</CONNECTIONS>
</PORT>
<PORT DIR="I" NAME="s_axis_s2mm_tlast" SIGIS="undef" SIGNAME="axi_dma_1_s_axis_s2mm_tlast">
<CONNECTIONS>
<CONNECTION INSTANCE="pixel" PORT="dout_TLAST"/>
</CONNECTIONS>
</PORT>
<PORT DIR="O" NAME="mm2s_introut" SENSITIVITY="LEVEL_HIGH" SIGIS="INTERRUPT"/>
<PORT DIR="O" NAME="s2mm_introut" SENSITIVITY="LEVEL_HIGH" SIGIS="INTERRUPT"/>
</PORTS>
<BUSINTERFACES>
<BUSINTERFACE BUSNAME="ps_axi_periph_M01_AXI" DATAWIDTH="32" NAME="S_AXI_LITE" TYPE="SLAVE" VLNV="xilinx.com:interface:aximm:1.0">
<PARAMETER NAME="DATA_WIDTH" VALUE="32"/>
<PARAMETER NAME="PROTOCOL" VALUE="AXI4LITE"/>
<PARAMETER NAME="FREQ_HZ" VALUE="150000000"/>
<PARAMETER NAME="ID_WIDTH" VALUE="0"/>
<PARAMETER NAME="ADDR_WIDTH" VALUE="10"/>
<PARAMETER NAME="AWUSER_WIDTH" VALUE="0"/>
<PARAMETER NAME="ARUSER_WIDTH" VALUE="0"/>
<PARAMETER NAME="WUSER_WIDTH" VALUE="0"/>
<PARAMETER NAME="RUSER_WIDTH" VALUE="0"/>
<PARAMETER NAME="BUSER_WIDTH" VALUE="0"/>
<PARAMETER NAME="READ_WRITE_MODE" VALUE="READ_WRITE"/>
<PARAMETER NAME="HAS_BURST" VALUE="0"/>
<PARAMETER NAME="HAS_LOCK" VALUE="0"/>
<PARAMETER NAME="HAS_PROT" VALUE="0"/>
<PARAMETER NAME="HAS_CACHE" VALUE="0"/>
<PARAMETER NAME="HAS_QOS" VALUE="0"/>
<PARAMETER NAME="HAS_REGION" VALUE="0"/>
<PARAMETER NAME="HAS_WSTRB" VALUE="0"/>
<PARAMETER NAME="HAS_BRESP" VALUE="1"/>
<PARAMETER NAME="HAS_RRESP" VALUE="1"/>
<PARAMETER NAME="SUPPORTS_NARROW_BURST" VALUE="0"/>
<PARAMETER NAME="NUM_READ_OUTSTANDING" VALUE="2"/>
<PARAMETER NAME="NUM_WRITE_OUTSTANDING" VALUE="2"/>
<PARAMETER NAME="MAX_BURST_LENGTH" VALUE="1"/>
<PARAMETER NAME="PHASE" VALUE="0.000"/>
<PARAMETER NAME="CLK_DOMAIN" VALUE="stegnography_ps_0_FCLK_CLK0"/>
<PARAMETER NAME="NUM_READ_THREADS" VALUE="1"/>
<PARAMETER NAME="NUM_WRITE_THREADS" VALUE="1"/>
<PARAMETER NAME="RUSER_BITS_PER_BYTE" VALUE="0"/>
<PARAMETER NAME="WUSER_BITS_PER_BYTE" VALUE="0"/>
<PARAMETER NAME="INSERT_VIP" VALUE="0"/>
<PORTMAPS>
<PORTMAP LOGICAL="ARADDR" PHYSICAL="s_axi_lite_araddr"/>
<PORTMAP LOGICAL="ARREADY" PHYSICAL="s_axi_lite_arready"/>
<PORTMAP LOGICAL="ARVALID" PHYSICAL="s_axi_lite_arvalid"/>
<PORTMAP LOGICAL="AWADDR" PHYSICAL="s_axi_lite_awaddr"/>
<PORTMAP LOGICAL="AWREADY" PHYSICAL="s_axi_lite_awready"/>
<PORTMAP LOGICAL="AWVALID" PHYSICAL="s_axi_lite_awvalid"/>
<PORTMAP LOGICAL="BREADY" PHYSICAL="s_axi_lite_bready"/>
<PORTMAP LOGICAL="BRESP" PHYSICAL="s_axi_lite_bresp"/>
<PORTMAP LOGICAL="BVALID" PHYSICAL="s_axi_lite_bvalid"/>
<PORTMAP LOGICAL="RDATA" PHYSICAL="s_axi_lite_rdata"/>
<PORTMAP LOGICAL="RREADY" PHYSICAL="s_axi_lite_rready"/>
<PORTMAP LOGICAL="RRESP" PHYSICAL="s_axi_lite_rresp"/>
<PORTMAP LOGICAL="RVALID" PHYSICAL="s_axi_lite_rvalid"/>
<PORTMAP LOGICAL="WDATA" PHYSICAL="s_axi_lite_wdata"/>
<PORTMAP LOGICAL="WREADY" PHYSICAL="s_axi_lite_wready"/>
<PORTMAP LOGICAL="WVALID" PHYSICAL="s_axi_lite_wvalid"/>
</PORTMAPS>
</BUSINTERFACE>
<BUSINTERFACE BUSNAME="axi_dma_1_M_AXI_MM2S" DATAWIDTH="32" NAME="M_AXI_MM2S" TYPE="MASTER" VLNV="xilinx.com:interface:aximm:1.0">
<PARAMETER NAME="SUPPORTS_NARROW_BURST" VALUE="0"/>
<PARAMETER NAME="NUM_READ_OUTSTANDING" VALUE="16"/>
<PARAMETER NAME="DATA_WIDTH" VALUE="32"/>
<PARAMETER NAME="PROTOCOL" VALUE="AXI4"/>
<PARAMETER NAME="FREQ_HZ" VALUE="150000000"/>
<PARAMETER NAME="ID_WIDTH" VALUE="0"/>
<PARAMETER NAME="ADDR_WIDTH" VALUE="32"/>
<PARAMETER NAME="AWUSER_WIDTH" VALUE="0"/>
<PARAMETER NAME="ARUSER_WIDTH" VALUE="0"/>
<PARAMETER NAME="WUSER_WIDTH" VALUE="0"/>
<PARAMETER NAME="RUSER_WIDTH" VALUE="0"/>
<PARAMETER NAME="BUSER_WIDTH" VALUE="0"/>
<PARAMETER NAME="READ_WRITE_MODE" VALUE="READ_ONLY"/>
<PARAMETER NAME="HAS_BURST" VALUE="0"/>
<PARAMETER NAME="HAS_LOCK" VALUE="0"/>
<PARAMETER NAME="HAS_PROT" VALUE="1"/>
<PARAMETER NAME="HAS_CACHE" VALUE="1"/>
<PARAMETER NAME="HAS_QOS" VALUE="0"/>
<PARAMETER NAME="HAS_REGION" VALUE="0"/>
<PARAMETER NAME="HAS_WSTRB" VALUE="0"/>
<PARAMETER NAME="HAS_BRESP" VALUE="0"/>
<PARAMETER NAME="HAS_RRESP" VALUE="1"/>
<PARAMETER NAME="NUM_WRITE_OUTSTANDING" VALUE="2"/>
<PARAMETER NAME="MAX_BURST_LENGTH" VALUE="16"/>
<PARAMETER NAME="PHASE" VALUE="0.000"/>
<PARAMETER NAME="CLK_DOMAIN" VALUE="stegnography_ps_0_FCLK_CLK0"/>
<PARAMETER NAME="NUM_READ_THREADS" VALUE="1"/>
<PARAMETER NAME="NUM_WRITE_THREADS" VALUE="1"/>
<PARAMETER NAME="RUSER_BITS_PER_BYTE" VALUE="0"/>
<PARAMETER NAME="WUSER_BITS_PER_BYTE" VALUE="0"/>
<PARAMETER NAME="INSERT_VIP" VALUE="0"/>
<PORTMAPS>
<PORTMAP LOGICAL="ARADDR" PHYSICAL="m_axi_mm2s_araddr"/>
<PORTMAP LOGICAL="ARBURST" PHYSICAL="m_axi_mm2s_arburst"/>
<PORTMAP LOGICAL="ARCACHE" PHYSICAL="m_axi_mm2s_arcache"/>
<PORTMAP LOGICAL="ARLEN" PHYSICAL="m_axi_mm2s_arlen"/>
<PORTMAP LOGICAL="ARPROT" PHYSICAL="m_axi_mm2s_arprot"/>
<PORTMAP LOGICAL="ARREADY" PHYSICAL="m_axi_mm2s_arready"/>
<PORTMAP LOGICAL="ARSIZE" PHYSICAL="m_axi_mm2s_arsize"/>
<PORTMAP LOGICAL="ARVALID" PHYSICAL="m_axi_mm2s_arvalid"/>
<PORTMAP LOGICAL="RDATA" PHYSICAL="m_axi_mm2s_rdata"/>
<PORTMAP LOGICAL="RLAST" PHYSICAL="m_axi_mm2s_rlast"/>
<PORTMAP LOGICAL="RREADY" PHYSICAL="m_axi_mm2s_rready"/>
<PORTMAP LOGICAL="RRESP" PHYSICAL="m_axi_mm2s_rresp"/>
<PORTMAP LOGICAL="RVALID" PHYSICAL="m_axi_mm2s_rvalid"/>
</PORTMAPS>
</BUSINTERFACE>
<BUSINTERFACE BUSNAME="axi_dma_1_M_AXI_S2MM" DATAWIDTH="32" NAME="M_AXI_S2MM" TYPE="MASTER" VLNV="xilinx.com:interface:aximm:1.0">
<PARAMETER NAME="SUPPORTS_NARROW_BURST" VALUE="0"/>
<PARAMETER NAME="NUM_WRITE_OUTSTANDING" VALUE="16"/>
<PARAMETER NAME="DATA_WIDTH" VALUE="32"/>
<PARAMETER NAME="PROTOCOL" VALUE="AXI4"/>
<PARAMETER NAME="FREQ_HZ" VALUE="150000000"/>
<PARAMETER NAME="ID_WIDTH" VALUE="0"/>
<PARAMETER NAME="ADDR_WIDTH" VALUE="32"/>
<PARAMETER NAME="AWUSER_WIDTH" VALUE="0"/>
<PARAMETER NAME="ARUSER_WIDTH" VALUE="0"/>
<PARAMETER NAME="WUSER_WIDTH" VALUE="0"/>
<PARAMETER NAME="RUSER_WIDTH" VALUE="0"/>
<PARAMETER NAME="BUSER_WIDTH" VALUE="0"/>
<PARAMETER NAME="READ_WRITE_MODE" VALUE="WRITE_ONLY"/>
<PARAMETER NAME="HAS_BURST" VALUE="0"/>
<PARAMETER NAME="HAS_LOCK" VALUE="0"/>
<PARAMETER NAME="HAS_PROT" VALUE="1"/>
<PARAMETER NAME="HAS_CACHE" VALUE="1"/>
<PARAMETER NAME="HAS_QOS" VALUE="0"/>
<PARAMETER NAME="HAS_REGION" VALUE="0"/>
<PARAMETER NAME="HAS_WSTRB" VALUE="1"/>
<PARAMETER NAME="HAS_BRESP" VALUE="1"/>
<PARAMETER NAME="HAS_RRESP" VALUE="0"/>
<PARAMETER NAME="NUM_READ_OUTSTANDING" VALUE="2"/>
<PARAMETER NAME="MAX_BURST_LENGTH" VALUE="16"/>
<PARAMETER NAME="PHASE" VALUE="0.000"/>
<PARAMETER NAME="CLK_DOMAIN" VALUE="stegnography_ps_0_FCLK_CLK0"/>
<PARAMETER NAME="NUM_READ_THREADS" VALUE="1"/>
<PARAMETER NAME="NUM_WRITE_THREADS" VALUE="1"/>
<PARAMETER NAME="RUSER_BITS_PER_BYTE" VALUE="0"/>
<PARAMETER NAME="WUSER_BITS_PER_BYTE" VALUE="0"/>
<PARAMETER NAME="INSERT_VIP" VALUE="0"/>
<PORTMAPS>
<PORTMAP LOGICAL="AWADDR" PHYSICAL="m_axi_s2mm_awaddr"/>
<PORTMAP LOGICAL="AWBURST" PHYSICAL="m_axi_s2mm_awburst"/>
<PORTMAP LOGICAL="AWCACHE" PHYSICAL="m_axi_s2mm_awcache"/>
<PORTMAP LOGICAL="AWLEN" PHYSICAL="m_axi_s2mm_awlen"/>
<PORTMAP LOGICAL="AWPROT" PHYSICAL="m_axi_s2mm_awprot"/>
<PORTMAP LOGICAL="AWREADY" PHYSICAL="m_axi_s2mm_awready"/>
<PORTMAP LOGICAL="AWSIZE" PHYSICAL="m_axi_s2mm_awsize"/>
<PORTMAP LOGICAL="AWVALID" PHYSICAL="m_axi_s2mm_awvalid"/>
<PORTMAP LOGICAL="BREADY" PHYSICAL="m_axi_s2mm_bready"/>
<PORTMAP LOGICAL="BRESP" PHYSICAL="m_axi_s2mm_bresp"/>
<PORTMAP LOGICAL="BVALID" PHYSICAL="m_axi_s2mm_bvalid"/>
<PORTMAP LOGICAL="WDATA" PHYSICAL="m_axi_s2mm_wdata"/>
<PORTMAP LOGICAL="WLAST" PHYSICAL="m_axi_s2mm_wlast"/>
<PORTMAP LOGICAL="WREADY" PHYSICAL="m_axi_s2mm_wready"/>
<PORTMAP LOGICAL="WSTRB" PHYSICAL="m_axi_s2mm_wstrb"/>
<PORTMAP LOGICAL="WVALID" PHYSICAL="m_axi_s2mm_wvalid"/>
</PORTMAPS>
</BUSINTERFACE>
<BUSINTERFACE BUSNAME="__NOC__" NAME="M_AXIS_MM2S" TYPE="INITIATOR" VLNV="xilinx.com:interface:axis:1.0">
<PARAMETER NAME="TDATA_NUM_BYTES" VALUE="4"/>
<PARAMETER NAME="TDEST_WIDTH" VALUE="0"/>
<PARAMETER NAME="TID_WIDTH" VALUE="0"/>
<PARAMETER NAME="TUSER_WIDTH" VALUE="0"/>
<PARAMETER NAME="HAS_TREADY" VALUE="1"/>
<PARAMETER NAME="HAS_TSTRB" VALUE="0"/>
<PARAMETER NAME="HAS_TKEEP" VALUE="1"/>
<PARAMETER NAME="HAS_TLAST" VALUE="1"/>
<PARAMETER NAME="FREQ_HZ" VALUE="150000000"/>
<PARAMETER NAME="PHASE" VALUE="0.000"/>
<PARAMETER NAME="CLK_DOMAIN" VALUE="stegnography_ps_0_FCLK_CLK0"/>
<PARAMETER NAME="LAYERED_METADATA" VALUE="undef"/>
<PARAMETER NAME="INSERT_VIP" VALUE="0"/>
<PARAMETER NAME="HAS_BURST" VALUE="0"/>
<PORTMAPS>
<PORTMAP LOGICAL="TDATA" PHYSICAL="m_axis_mm2s_tdata"/>
<PORTMAP LOGICAL="TKEEP" PHYSICAL="m_axis_mm2s_tkeep"/>
<PORTMAP LOGICAL="TLAST" PHYSICAL="m_axis_mm2s_tlast"/>
<PORTMAP LOGICAL="TREADY" PHYSICAL="m_axis_mm2s_tready"/>
<PORTMAP LOGICAL="TVALID" PHYSICAL="m_axis_mm2s_tvalid"/>
</PORTMAPS>
</BUSINTERFACE>
<BUSINTERFACE BUSNAME="pixel_dout" NAME="S_AXIS_S2MM" TYPE="TARGET" VLNV="xilinx.com:interface:axis:1.0">
<PARAMETER NAME="TDATA_NUM_BYTES" VALUE="4"/>
<PARAMETER NAME="TDEST_WIDTH" VALUE="0"/>
<PARAMETER NAME="TID_WIDTH" VALUE="0"/>
<PARAMETER NAME="TUSER_WIDTH" VALUE="0"/>
<PARAMETER NAME="HAS_TREADY" VALUE="1"/>
<PARAMETER NAME="HAS_TSTRB" VALUE="0"/>
<PARAMETER NAME="HAS_TKEEP" VALUE="1"/>
<PARAMETER NAME="HAS_TLAST" VALUE="1"/>
<PARAMETER NAME="FREQ_HZ" VALUE="150000000"/>
<PARAMETER NAME="PHASE" VALUE="0.000"/>
<PARAMETER NAME="CLK_DOMAIN" VALUE="stegnography_ps_0_FCLK_CLK0"/>
<PARAMETER NAME="LAYERED_METADATA" VALUE="undef"/>
<PARAMETER NAME="INSERT_VIP" VALUE="0"/>
<PORTMAPS>
<PORTMAP LOGICAL="TDATA" PHYSICAL="s_axis_s2mm_tdata"/>
<PORTMAP LOGICAL="TKEEP" PHYSICAL="s_axis_s2mm_tkeep"/>
<PORTMAP LOGICAL="TLAST" PHYSICAL="s_axis_s2mm_tlast"/>
<PORTMAP LOGICAL="TREADY" PHYSICAL="s_axis_s2mm_tready"/>
<PORTMAP LOGICAL="TVALID" PHYSICAL="s_axis_s2mm_tvalid"/>
</PORTMAPS>
</BUSINTERFACE>
</BUSINTERFACES>
<MEMORYMAP>
<MEMRANGE ADDRESSBLOCK="HP0_DDR_LOWOCM" BASENAME="C_BASEADDR" BASEVALUE="0x00000000" HIGHNAME="C_HIGHADDR" HIGHVALUE="0x0FFFFFFF" INSTANCE="ps" IS_DATA="TRUE" IS_INSTRUCTION="TRUE" MASTERBUSINTERFACE="M_AXI_MM2S" MEMTYPE="MEMORY" SLAVEBUSINTERFACE="S_AXI_HP0"/>
<MEMRANGE ADDRESSBLOCK="HP0_DDR_LOWOCM" BASENAME="C_BASEADDR" BASEVALUE="0x00000000" HIGHNAME="C_HIGHADDR" HIGHVALUE="0x0FFFFFFF" INSTANCE="ps" IS_DATA="TRUE" IS_INSTRUCTION="TRUE" MASTERBUSINTERFACE="M_AXI_S2MM" MEMTYPE="MEMORY" SLAVEBUSINTERFACE="S_AXI_HP0"/>
<MEMRANGE ADDRESSBLOCK="HP1_DDR_LOWOCM" BASENAME="C_BASEADDR" BASEVALUE="0x10000000" HIGHNAME="C_HIGHADDR" HIGHVALUE="0x1FFFFFFF" INSTANCE="ps" IS_DATA="TRUE" IS_INSTRUCTION="TRUE" MASTERBUSINTERFACE="M_AXI_MM2S" MEMTYPE="MEMORY" SLAVEBUSINTERFACE="S_AXI_HP1"/>
<MEMRANGE ADDRESSBLOCK="HP1_DDR_LOWOCM" BASENAME="C_BASEADDR" BASEVALUE="0x10000000" HIGHNAME="C_HIGHADDR" HIGHVALUE="0x1FFFFFFF" INSTANCE="ps" IS_DATA="TRUE" IS_INSTRUCTION="TRUE" MASTERBUSINTERFACE="M_AXI_S2MM" MEMTYPE="MEMORY" SLAVEBUSINTERFACE="S_AXI_HP1"/>
</MEMORYMAP>
<PERIPHERALS>
<PERIPHERAL INSTANCE="ps"/>
</PERIPHERALS>
</MODULE>
<MODULE COREREVISION="23" FULLNAME="/axi_interconnect_0" HWVERSION="2.1" INSTANCE="axi_interconnect_0" IPTYPE="BUS" IS_ENABLE="1" MODCLASS="BUS" MODTYPE="axi_interconnect" VLNV="xilinx.com:ip:axi_interconnect:2.1">
<DOCUMENTS>
<DOCUMENT SOURCE="http://www.xilinx.com/cgi-bin/docs/ipdoc?c=axi_interconnect;v=v2_1;d=pg059-axi-interconnect.pdf"/>
</DOCUMENTS>
<PARAMETERS>
<PARAMETER NAME="NUM_SI" VALUE="4"/>
<PARAMETER NAME="NUM_MI" VALUE="2"/>
<PARAMETER NAME="STRATEGY" VALUE="0"/>
<PARAMETER NAME="ENABLE_ADVANCED_OPTIONS" VALUE="0"/>
<PARAMETER NAME="ENABLE_PROTOCOL_CHECKERS" VALUE="0"/>
<PARAMETER NAME="XBAR_DATA_WIDTH" VALUE="32"/>
<PARAMETER NAME="PCHK_WAITS" VALUE="0"/>
<PARAMETER NAME="PCHK_MAX_RD_BURSTS" VALUE="2"/>
<PARAMETER NAME="PCHK_MAX_WR_BURSTS" VALUE="2"/>
<PARAMETER NAME="SYNCHRONIZATION_STAGES" VALUE="3"/>
<PARAMETER NAME="M00_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M01_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M02_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M03_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M04_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M05_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M06_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M07_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M08_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M09_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M10_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M11_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M12_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M13_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M14_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M15_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M16_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M17_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M18_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M19_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M20_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M21_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M22_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M23_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M24_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M25_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M26_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M27_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M28_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M29_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M30_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M31_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M32_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M33_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M34_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M35_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M36_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M37_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M38_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M39_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M40_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M41_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M42_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M43_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M44_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M45_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M46_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M47_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M48_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M49_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M50_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M51_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M52_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M53_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M54_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M55_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M56_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M57_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M58_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M59_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M60_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M61_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M62_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M63_HAS_REGSLICE" VALUE="0"/>
<PARAMETER NAME="M00_HAS_DATA_FIFO" VALUE="0"/>
<PARAMETER NAME="M01_HAS_DATA_FIFO" VALUE="0"/>
<PARAMETER NAME="M02_HAS_DATA_FIFO" VALUE="0"/>
<PARAMETER NAME="M03_HAS_DATA_FIFO" VALUE="0"/>
<PARAMETER NAME="M04_HAS_DATA_FIFO" VALUE="0"/>
<PARAMETER NAME="M05_HAS_DATA_FIFO" VALUE="0"/>
<PARAMETER NAME="M06_HAS_DATA_FIFO" VALUE="0"/>
<PARAMETER NAME="M07_HAS_DATA_FIFO" VALUE="0"/>
<PARAMETER NAME="M08_HAS_DATA_FIFO" VALUE="0"/>
<PARAMETER NAME="M09_HAS_DATA_FIFO" VALUE="0"/>
<PARAMETER NAME="M10_HAS_DATA_FIFO" VALUE="0"/>
<PARAMETER NAME="M11_HAS_DATA_FIFO" VALUE="0"/>
<PARAMETER NAME="M12_HAS_DATA_FIFO" VALUE="0"/>
<PARAMETER NAME="M13_HAS_DATA_FIFO" VALUE="0"/>
<PARAMETER NAME="M14_HAS_DATA_FIFO" VALUE="0"/>
<PARAMETER NAME="M15_HAS_DATA_FIFO" VALUE="0"/>
<PARAMETER NAME="M16_HAS_DATA_FIFO" VALUE="0"/>